

OV5620 Color CMOS QSXGA (5.17 MPixel) CAMERACHIP<sup>TM</sup> Sensor with OmniPixel2<sup>TM</sup> Technology

### **General Description**

The OV5620 (color) CAMERACHIP<sup>™</sup> sensor is a high performance 5.17 mega-pixel CMOS image sensor for digital still image and video camera products.

This device incorporates a 2592 x 1944 image array and an on-chip 10-bit A/D converter capable of operating at up to 7.5 frames per second (fps) in full resolution. The OV5620 can also output 864 x 600 resolution at 60 fps enabling enhanced video viewing on TV. Proprietary sensor technology utilizes advanced algorithms to cancel Fixed Pattern Noise (FPN), eliminate smearing, and drastically reduce blooming, dark current and lens shading. The control registers allow for flexible control of timing, polarity, and CAMERACHIP operation, which, in turn, allows the engineer a great deal of freedom in product design.



**Note:** The OV5620 is available in a lead-free package.

# **Features**

- Optical black level calibration
- Video or snapshot operations
- Programmable/Auto Exposure and Gain Control
- Programmable/Auto White Balance Control
- Horizontal and vertical sub-sampling for high frame rate with excellent image quality
- High frame rate output mode
- Programmable image windowing
- Variable frame rate control
- On-chip Luminance Average Counter
- VarioPixel<sup>®</sup> (binning) 1:2, 1:3, 1:4
- Subsampling (skip) 1:2, 1:3, 1:4, 1:8
- Flash control output (strobe pin)
- 50/60 Hz light auto detection
- Image vertical flip / horizontal mirror
- Defect pixel correction
- Internal/External frame synchronization
- Serial bus interface
- Power-on reset and power-down modes

# Ordering Information

| Product              | Package |
|----------------------|---------|
| OV05620-C03A (Color) | CLCC-48 |

### Applications

- Digital still cameras
- Digital video cameras
- PC camera/dual mode
- Video conference equipment

# **Key Specifications**

|               | Array Size  | 2592 x 1944                                              |  |  |
|---------------|-------------|----------------------------------------------------------|--|--|
|               | Analog      | 2.6 ~ 3.0V                                               |  |  |
| Power Supply  | Digital     | 1.3V <u>+</u> 5%                                         |  |  |
|               | 1/0         | 1.7 ~ 3.3V                                               |  |  |
| Power         | Active      | 75 mA                                                    |  |  |
| Requirements  | Standby     | 350 μA                                                   |  |  |
| Electronic    |             | 1 T <sub>LINE</sub> to 1/F                               |  |  |
| Electronic    | s Exposure  | where F = frame rate                                     |  |  |
|               | Shutter     | Electronic rolling shutter, snapshot                     |  |  |
| Out           | put Format  | 10-bit digital RGB Raw data                              |  |  |
|               | Lens Size   | 1/2.5"                                                   |  |  |
| Lens Chief    | Ray Angle   | 12.5°                                                    |  |  |
|               | nput Clock  | 6 - 27 MHz                                               |  |  |
| Maximum Sy    | stem Clock  | 48 MHz                                                   |  |  |
| Maximun       | n Data Rate | 48 MHz                                                   |  |  |
|               | Full        | 7.5 fps                                                  |  |  |
| Max Image     | 1.3Mpixel   | 30 fps                                                   |  |  |
| Transfer Rate | D1MD        | 60 fps                                                   |  |  |
| Indisier Rate | VGA         | 60 fps                                                   |  |  |
|               | QVGA        | 120 fps                                                  |  |  |
|               | Sensitivity | 500 mV/(Lux • sec)                                       |  |  |
|               | S/N Ratio   | 40 dB                                                    |  |  |
|               | amic Range  | 54 dB                                                    |  |  |
|               | Scan Mode   | Progressive                                              |  |  |
|               | Pixel Size  | 2.2 μm x 2.2 μm                                          |  |  |
| -             | ark Current | 3 mV/sec @ 60°C                                          |  |  |
|               | ttern Noise | < 1% of V <sub>PEAK-TO-PEAK</sub><br>5.808 mm x 4.294 mm |  |  |
|               | Image Area  |                                                          |  |  |
| Package [     | Dimensions  | 14.22 mm x 14.22 mm                                      |  |  |

#### Figure 1 OV5620 Pin Diagram (Top View)



VarioPixel, OmniVision, and the OmniVision logo are registered trademarks of OmniVision Technologies, Inc. OmniPixel2 and CameraChip are trademarks of OmniVision Technologies, Inc.

These specifications are subject to change without notice.

# **Functional Description**

Figure 2 shows the functional block diagram of the OV5620 image sensor. The OV5620 includes:

- Image Sensor Array (2592+16) x (1944+4) resolution)
- Analog Amplifier
- Gain Control
- Balance Control

- 10-Bit A/D Converter
- Test Pattern Generator
- Digital Signal Processor (DSP)
- Snapshot (Frame Exposure) Mode Timing
- Frame Rate Adjust
- SCCB Interface
- Channel Average Calculator



#### Image Sensor Array

The OV5620 sensor is a 1/2.5-inch CMOS imaging device. The sensor contains 5,174,400 pixels. Figure 3 shows the color filter layout.

The color filters are in a Bayer pattern. The primary color BG/GR array is arranged in line-alternating fashion. Of the 5,174,400 pixels, 5,080,384 are active. The other pixels are used for black level calibration and interpolation.

The sensor array design is based on a field integration read-out system with line-by-line transfer and an electronic shutter with a synchronous pixel read-out scheme.

# Figure 3 Sensor Array Region Color Filter Layout



#### **Analog Amplifier**

When the column sample/hold circuit has sampled one row of pixels, the pixel data will shift out one-by-one into an analog amplifier.

#### **Gain Control**

The amplifier gain can either be programmed by the user or controlled by the internal automatic gain control circuit (AGC). The gain adjustment range is 0-24 dB.

#### **Balance Control**

Channel balance can be done manually by the user or by the internal automatic white balance (AWB) controller.

#### 10-Bit A/D Converter

The balanced signal is then digitized by the on-chip 10-bit ADC. It can operate at up to 27 MHz and is fully synchronous to the pixel clock. The actual conversion rate is determined by the frame rate.

#### **Test Pattern Generator**

The Test Pattern Generator features the following:

- 8-bar color bar pattern
- Fade-to-gray color bar pattern
- Shift "1" in output pin

#### **Digital Signal Processor (DSP)**

- White/black pixel correction
- Lens shading correction

#### Windowing

The OV5620 allows the user to define window size or region of interest (ROI), as required by the application. Window size setting (in pixels) ranges from  $2 \times 4$  to  $2592 \times 1944$  (QSXGA) or  $2 \times 2$  to  $1280 \times 960$  (1.3 Mpixel) and 640 x 480 (VGA), and can be anywhere inside the  $2592 \times 1944$  boundary. The windowing control merely alters the assertion of the HREF signal to be consistent with the programmed horizontal and vertical ROI.

#### Figure 4 Windowing



(ıh



### VarioPixel (Binning) 1:2, 1:3, 1:4

Figure 5 Horizontal/Vertical 1:2 Average (Binning)







Figure 7 Vertical 1:3 Average (Binning)







### Figure 9 Vertical 1:4 Average (Binning)



# Flash Control Output (Strobe Pin)

The OV5620 has a Strobe mode that allows it to work with an external flash and LED.

# Snapshot (Frame Exposure) Mode Timing

The OV5620 supports snapshot (frame exposure) mode. Typically, the snapshot mode must work with the aid of an external shutter.

The frame exposure pin, FREX (pin 10), is the snapshot mode enable pin and the EXP\_STB pin (pin 12) serves as the sensor's exposure start trigger. When the external master device asserts the FREX pin high, the sensor array is quickly pre-charged and stays in reset mode until the EXP\_STB pin is pulled low (sensor exposure time can be defined as the period between EXP\_STB low to shutter close). After the FREX pin is pulled low, the video data stream is then clocked to the output port in a line-by-line manner. After completing one frame of data output, the OV5620 will output continuous live video data unless in single frame transfer mode. Figure 17 shows detailed timing of the Frame Exposure mode and Table 10 shows the timing specifications for this mode.

When the OV5620 is working in snapshot mode, every line is sampled at different times causing different dark current levels line-by-line. To eliminate the dark current difference, the OV5620 provides line optical black pixel output. The difference in dark current can be calibrated line-by-line.

### **Frame Rate Adjust**

The OV5620 offers four methods for frame rate adjustment:

- Clock prescaler: (see "CLKRC" on page 17) By changing the system clock divide ratio, the frame rate and pixel rate will change together. This method can be used for dividing the frame/pixel rate by: 1/2, 1/3, 1/4 ... 1/64 of the PLL output clock.
- Horizontal blanking: (see "REG2A" on page 20 and see "EXHCL" on page 20)
   By changing the horizontal blank timing in each line after active pixel output, the frame rate can be changed while leaving the pixel rate as is.
- Vertical blanking: By adding dummy line periods to the vertical sync period (see "ADDVSL" on page 20 and "ADDVSH" on page 20) or after the active lines (see "DMLNL" on page 21 and "DMLNH" on page 21), the frame rate can be altered while the pixel rate remains the same.
- PLL control: Supports more flexible clock control

#### **SCCB** Interface

The OV5620 provides an on-chip SCCB serial control port that allows access to all internal registers, for complete control and monitoring of OV5620 operation.

Refer to *OmniVision Technologies Serial Camera Control Bus (SCCB) Specification* for detailed usage of the serial control port.

#### **Slave Operation Mode**

The OV5620 can be programmed to operate in slave mode (default is master mode).

When used as a slave device, the OV5620 re-uses input pins, RESET\_B and PWDN, for use as horizontal and vertical synchronization input triggers supplied by a master device. The master device must provide the following signals:

- 1. System clock MCLK to XVCLK pin
- 2. Horizontal sync MHSYNC to RESET\_B pin
- 3. Vertical frame sync MVSYNC to PWDN pin

See Figure 10 for slave mode connections and Figure 11 for detailed timing considerations.

#### Figure 10 Slave Mode Connection



#### **Channel Average Calculator**

The OV5620 provides average output level data for frame-averaged luminance level. Access to the data is provided via the SCCB interface.

#### Reset\_B

The OV5620 includes a RESET\_B pin (pin 11) that forces a complete hardware reset when it is pulled low (ground). The OV5620 clears all registers and resets them to their default values when a hardware reset occurs. A reset can also be initiated through the SCCB interface.

#### **Power Down Mode**

Two methods are available to place the OV5620 into power-down mode.

- Hardware power-down may be selected by pulling the PWDN pin (pin 9) high (DOVDD). When this occurs, the OV5620 internal device clock is halted and all internal counters are reset. The current draw is less than 250 µA in this standby mode.
- Software power-down through the SCCB interface suspends internal circuit activity but does not halt the device clock. The current requirements drop to less than 1 mA in this mode. All register content is maintained in standby mode.

### **Digital Video Port**

#### **MSB/LSB Swap**

The OV5620 has a 10-bit digital video port. The MSB and LSB can be swapped with the control registers. Figure 12 shows some examples of connections with external devices.

#### Figure 12 Connection Examples



### **Line/Pixel Timing**

The OV5620 digital video port can be programmed to work in either master or slave mode.

In both master and slave modes, pixel data output is synchronous with PCLK (or MCLK if port is a slave), HREF, and VSYNC. The default PCLK edge for valid data is the negative edge but may be programmed using register COM10[4] for the positive edge. Basic line/pixel output timing and pixel timing specifications are shown in Figure 15 and Table 8.

Also, PCLK output can be programmed using register COM10[5] to be gated by the active video period defined by the HREF signal. See Figure 13 for details.

### Figure 13 PCLK Output Only at Valid Pixels



The specifications shown in Table 8 apply for DVDD = +1.3 V, DOVDD = +3.3 V,  $T_A = 25^{\circ}$ C, sensor working at 10 fps, external loading = 30 pF.

### **Pixel Output Pattern**

Table 1 shows the output data order from the OV5620. The data output sequence following the first HREF and after VSYNC is:  $B_{0,0} G_{0,1} B_{0,2} G_{0,3}$ ...  $B_{0,2590} G_{0,2591}$ . After the second HREF the output is  $G_{1,0} R_{1,1} G_{1,2} R_{1,3}$ ...  $G_{1,2590} R_{1,2591}$ ..., etc.

#### Table 1 Data Pattern

| R/C  | 0                   | 1                   | 2                   | 3                   |   | 2590                   | 2591                   |
|------|---------------------|---------------------|---------------------|---------------------|---|------------------------|------------------------|
| 0    | B <sub>0,0</sub>    | G <sub>0,1</sub>    | B <sub>0,2</sub>    | G <sub>0,3</sub>    |   | B <sub>0,2590</sub>    | G <sub>0,2591</sub>    |
| 1    | G <sub>1,0</sub>    | R <sub>1,1</sub>    | G <sub>1,2</sub>    | R <sub>1,3</sub>    |   | G <sub>1,2590</sub>    | R <sub>1,2591</sub>    |
| 2    | B <sub>2,0</sub>    | G <sub>2</sub>      | B <sub>2,2</sub>    | G <sub>2,3</sub>    |   | B <sub>2,2590</sub>    | G <sub>2,2591</sub>    |
| 3    | G <sub>3,0</sub>    | R <sub>3,1</sub>    | G <sub>3,2</sub>    | R <sub>3,3</sub>    |   | G <sub>3,2590</sub>    | R <sub>3,2591</sub>    |
| -    |                     |                     |                     |                     | • |                        |                        |
| 1942 | B <sub>1942,0</sub> | G <sub>1942,1</sub> | B <sub>1942,2</sub> | G <sub>1942,3</sub> |   | B <sub>1942,2590</sub> | G <sub>1942,2591</sub> |
| 1943 | G <sub>1943,0</sub> | R <sub>1943,1</sub> | G <sub>1943,2</sub> | R <sub>1943,3</sub> |   | G <sub>1943,2590</sub> | R <sub>1943,2591</sub> |

# **Pin Description**

| Pin Number | Name    | Pin Type  | Function/Description                                            |  |  |
|------------|---------|-----------|-----------------------------------------------------------------|--|--|
| 01         | DOVDD   | Power     | Power for I/O circuit (1.7V to 3.3V)                            |  |  |
| 02         | STROBE  | Output    | LED control output                                              |  |  |
| 03         | RVDD    | Power     | Regulator power (2.8V)                                          |  |  |
| 04         | VREF1   | Analog    | Internal reference - connect to ground using a 0.1 µF capacitor |  |  |
| 05         | VREF2   | Analog    | Internal reference - connect to ground using a 0.1 µF capacitor |  |  |
| 06         | NC      | _         | No connection                                                   |  |  |
| 07         | NC      | _         | No connection                                                   |  |  |
| 08         | NC      | _         | No connection                                                   |  |  |
| 09         | PWDN    | Input (0) | Power down control, active high (hardware standby)              |  |  |
| 10         | FREX    | Input (0) | Frame exposure control 1                                        |  |  |
| 11         | RESET_B | Input (1) | Hardware reset, active low                                      |  |  |
| 12         | EXP_STB | Input (0) | Frame exposure control 2                                        |  |  |
| 13         | Y0      | Output    | Bit[0] of video output port                                     |  |  |
| 14         | Y1      | Output    | Bit[1] of video output port                                     |  |  |
| 15         | Y2      | Output    | Bit[2] of video output port                                     |  |  |
| 16         | Y3      | Output    | Bit[3] of video output port                                     |  |  |
| 17         | NC      |           | No connection                                                   |  |  |
| 18         | NC      | -         | No connection                                                   |  |  |
| 19         | NC      | -         | No connection                                                   |  |  |
| 20         | EVDD    | Power     | CCP2 power (2.8V)                                               |  |  |
| 21         | CLK_P   | Output    | CCP2 positive clock output                                      |  |  |
| 22         | CLK_N   | Output    | CCP2 negative clock output                                      |  |  |
| 23         | DATA_P  | Output    | CCP2 interface positive data output                             |  |  |
| 24         | DATA_N  | Output    | CCP2 interface negative data output                             |  |  |
| 25         | EGND    | Power     | CCP2 ground                                                     |  |  |
| 26         | PVDD    | Power     | PLL power (2.8V)                                                |  |  |
| 27         | XVCLK   | Input     | System clock input                                              |  |  |
| 28         | DOGND   | Power     | Ground for I/O circuit                                          |  |  |
| 29         | AVDD    | Power     | Analog power (2.8V)                                             |  |  |
| 30         | DGND    | Power     | Digital ground                                                  |  |  |
| 31         | NC      | _         | No connection                                                   |  |  |

### Table 2Pin Description



| Pin Number | Name  | Pin Type | Function/Description                                                                         |
|------------|-------|----------|----------------------------------------------------------------------------------------------|
| 32         | NC    | -        | No connection                                                                                |
| 33         | DVDD  | Power    | Internal reference - connect to ground using a 0.1 $\mu$ F capacitor or digital power (1.3V) |
| 34         | Y4    | Output   | Bit[4] of video output port                                                                  |
| 35         | Y5    | Output   | Bit[5] of video output port                                                                  |
| 36         | Y6    | Output   | Bit[6] of video output port                                                                  |
| 37         | Y7    | Output   | Bit[7] of video output port                                                                  |
| 38         | Y8    | Output   | Bit[8] of video output port                                                                  |
| 39         | Y9    | Output   | Bit[9] of video output port                                                                  |
| 40         | PCLK  | Output   | Pixel clock output                                                                           |
| 41         | NC    | _        | No connection                                                                                |
| 42         | NC    | _        | No connection                                                                                |
| 43         | VSYNC | Output   | Vertical synchronization output                                                              |
| 44         | HREF  | Output   | Horizontal reference (data valid) output                                                     |
| 45         | SCL   | Input    | I2C clock                                                                                    |
| 46         | SDA   | I/O      | I2C data                                                                                     |
| 47         | SVDD  | Power    | Analog power (2.8V)                                                                          |
| 48         | AGND  | Power    | Analog ground                                                                                |

# Table 2 Pin Description (Continued)

### **Electrical Characteristics**

#### Table 3Operating Conditions

| Parameter                          | Min | Мах  | Unit |
|------------------------------------|-----|------|------|
| Operating temperature <sup>a</sup> | -20 | +70  | °C   |
| Storage temperature                | -40 | +125 | 0°C  |

a. Exceeding the stresses listed may permanently damage the device. This is a stress rating only and functional operation of the sensor at these and any other condition above those indicated in this specification is not implied. Exposure to absolute maximum rating conditions for any extended period may affect reliability.

# Table 4DC Characteristics (-20°C < T<sub>A</sub> < 70°C, Voltages referenced to GND)</th>

| Symbol               | Parameter                               | Min                    | Тур                   | Max                    | Unit |
|----------------------|-----------------------------------------|------------------------|-----------------------|------------------------|------|
| Supply               |                                         |                        |                       |                        |      |
| V <sub>DD1</sub>     | Supply voltage (EVDD, PVDD, AVDD, SVDD) | 2.6                    | 2.8                   | 3.0                    | V    |
| V <sub>DD2</sub>     | Supply voltage (DOVDD)                  | 1.7                    | 2.8                   | 3.3                    | V    |
| V <sub>DD3</sub>     | Supply voltage (RVDD)                   | 1.7                    | 2.8                   | 3.3                    | V    |
| I <sub>DD-VDD1</sub> | Supply current (QSXGA at 7.5 fps)       |                        | 45 (30 <sup>a</sup> ) |                        | mA   |
| I <sub>DD-VDD2</sub> | Supply current (QSXGA at 7.5 fps)       |                        | 10 (35 <sup>a</sup> ) |                        | mA   |
| I <sub>DD-VDD3</sub> | Supply current (QSXGA at 7.5 fps)       |                        | 20 (10 <sup>a</sup> ) |                        | mA   |
| Digital Inp          | uts                                     |                        |                       |                        |      |
| V <sub>IL</sub>      | Input voltage LOW                       |                        |                       | 0.3 x V <sub>DD2</sub> | V    |
| V <sub>IH</sub>      | Input voltage HIGH                      | 0.7 x V <sub>DD2</sub> |                       |                        | V    |
| C <sub>IN</sub>      | Input capacitor                         |                        |                       | 10                     | pF   |
| Digital Out          | puts                                    |                        |                       |                        |      |
| V <sub>OH</sub>      | Output voltage HIGH                     | 0.9 x V <sub>DD2</sub> |                       |                        | V    |
| V <sub>OL</sub>      | Output voltage LOW                      |                        |                       | 0.1 x V <sub>DD2</sub> | V    |
| SCCB Inpu            | its                                     |                        |                       |                        |      |
| V <sub>IL</sub>      | SCL and SDA                             |                        |                       | 0.3 x V <sub>DD2</sub> | V    |
| V <sub>IH</sub>      | SCL and SDA                             | 0.7 x V <sub>DD2</sub> |                       |                        | V    |

a. Number in parentheses represents current when CCP2 interface is used.



# Table 5AC Characteristics ( $T_A = 25^{\circ}C$ )

| Symbol     | Parameter                                      | Min | Тур | Max  | Unit |
|------------|------------------------------------------------|-----|-----|------|------|
| ADC Parame | ters                                           |     |     |      |      |
| В          | Analog bandwidth                               |     | 24  | 27   | MHz  |
| DLE        | DC differential linearity error                |     | 0.5 |      | LSB  |
| ILE        | DC integral linearity error                    |     | 1   |      | LSB  |
|            | Settling time for hardware reset               |     |     | <1   | ms   |
|            | Settling time for software reset               |     |     | <1   | ms   |
|            | Settling time for 1.3 Mpixel/QSXGA mode change |     |     | <1   | ms   |
|            | Settling time for register setting             |     |     | <300 | ms   |

### Table 6 Timing Characteristics

| Symbol                          | Parameter                  | Min | Тур | Max | Unit |
|---------------------------------|----------------------------|-----|-----|-----|------|
| Oscillator and Clock Input      |                            |     |     |     |      |
| fosc                            | Frequency (XVCLK)          | 6   | 24  | 27  | MHz  |
| t <sub>r</sub> , t <sub>f</sub> | Clock input rise/fall time |     |     | 2   | ns   |
|                                 | Clock input duty cycle     | 45  | 50  | 55  | %    |

# **Timing Specifications**



# Figure 14 Serial Bus Timing Diagram

| Symbol                         | Parameter                      | Min | Тур | Max | Unit |
|--------------------------------|--------------------------------|-----|-----|-----|------|
| f <sub>SCL</sub>               | Clock frequency                |     |     | 400 | KHz  |
| t <sub>LOW</sub>               | Clock low period               | 1.3 |     |     | μs   |
| t <sub>HIGH</sub>              | Clock high period              | 600 |     |     | ns   |
| t <sub>AA</sub>                | SCL low to data Out valid      | 100 |     | 900 | ns   |
| t <sub>BUF</sub>               | Bus free time before new START | 1.3 |     |     | μs   |
| t <sub>HD:STA</sub>            | START condition hold time      | 600 |     |     | ns   |
| t <sub>SU:STA</sub>            | START condition setup time     | 600 |     |     | ns   |
| t <sub>HD:DAT</sub>            | Data-in hold time              | 0   |     |     | μs   |
| t <sub>SU:DAT</sub>            | Data-in setup time             | 100 |     |     | ns   |
| t <sub>SU:STO</sub>            | STOP condition setup time      | 600 |     |     | ns   |
| t <sub>R,</sub> t <sub>F</sub> | Serial bus rise/fall times     |     |     | 300 | ns   |
| t <sub>DH</sub>                | Data-out hold time             | 50  |     |     | ns   |

# Figure 15 QSXGA, 1.3 Mpixel, VGA and HF Mode Line/Pixel Output Timing



#### Table 8 Pixel Timing Specification

| Symbol            | Parameter                                | Min | Тур   | Max | Unit |
|-------------------|------------------------------------------|-----|-------|-----|------|
| t <sub>p</sub>    | PCLK period                              |     | 20.83 |     | ns   |
| t <sub>pr</sub>   | PCLK rising time                         |     | 4     |     | ns   |
| t <sub>pf</sub>   | PCLK falling time                        |     | 1     |     | ns   |
| t <sub>dphr</sub> | PCLK negative edge to HREF rising edge   | 0   |       | 5   | ns   |
| t <sub>dphf</sub> | PCLK negative edge to HREF negative edge | 0   |       | 5   | ns   |
| t <sub>dpd</sub>  | PCLK negative edge to data output delay  | 0   |       | 5   | ns   |
| t <sub>su</sub>   | Data bus setup time                      | 15  |       |     | ns   |
| t <sub>hd</sub>   | Data bus hold time                       | 8   |       |     | ns   |

### Figure 16 Frame Timing



- **note 2**  $H_{BLANK} = HB1 + HB2$
- **note 3**  $T_{LINE} = H + H_{BLANK}$
- **note 4**  $V_{BLANK} = VB1 + VB2 + V_{SYNC}$

5620CLCC\_DS\_016

#### Table 9 **Control Parameters for Standard Resolution Output**

| Format            | H_Size<br>(pixels) | V_Size<br>(pixels) | H_Bin | V_Bin | VB2 | V <sub>SYNC</sub> | VB1 | HB1 | HB2 <sup>a</sup> | H <sub>BLANK</sub> (<br>pixels) | V <sub>BLANK</sub><br>(T <sub>LINES</sub> ) | Frame<br>Rate <sup>b</sup><br>(fps) |
|-------------------|--------------------|--------------------|-------|-------|-----|-------------------|-----|-----|------------------|---------------------------------|---------------------------------------------|-------------------------------------|
| 5 Mpixel          | 2592               | 1944               | 1:1   | 1:1   | 0   | 4                 | 20  | 192 | 468              | 660                             | 24                                          | 7.5                                 |
| 1.3 Mpixel        | 1280               | 960                | 1:2   | 1:2   | 0   | 4                 | 13  | 192 | 168              | 360                             | 17                                          | 30                                  |
| D1MD              | 864                | 600                | 1:3   | 1:3   | 0   | 4                 | 13  | 192 | 244              | 436                             | 17                                          | 60                                  |
| QFMD <sup>c</sup> | 1280               | 480                | 1:2   | 1:4   | 0   | 4                 | 13  | 192 | 140              | 332                             | 17                                          | 60                                  |
| HF <sup>d</sup>   | 1280               | 240                | 1:2   | 1:8   | 0   | 4                 | 13  | 192 | 88               | 280                             | 17                                          | 120                                 |

 $HB2 = H_{BLANK} - HB1$ a.

Frame Rate listed is based on 48MHz internal system clock b.

- VGA (640x480) is derived from QFMD with 2:1 times skip/average in horizontal direction to get 60fps based on 24MHz c. PCLK (48MHz/2)
- QVGA (320x240) is derived from HF with 4:1 times skip/average in horizontal direction to get at 120fps based on 12MHz d. PCLK (48MHz/4)



# Figure 17 Snapshot Mode Timing with EXP\_STB Asserted



#### Table 10 Snapshot Timing Specifications

| Symbol | Min | Тур          | Мах         | Unit  |
|--------|-----|--------------|-------------|-------|
| tline  |     | 3252 (QSXGA) |             | tp    |
| tdfvr  | 8   |              | 9           | tp    |
| tdfvf  |     | 8            |             | tline |
| tdvsc  |     |              | 2           | tline |
| tdvh   |     | 17 (QSXGA)   |             | tline |
| tdhso  | 0   |              |             | ns    |
| tdef   | 20  |              |             | tp    |
| tdes   |     |              | 230 (QSXGA) | tp    |

**NOTE** 1) FREX must stay high long enough to ensure the entire sensor has been reset.

2) Shutter must be closed no later then 6000 tp after VSYNC falling edge.

# **Register Set**

Table 11 provides a list and description of the Device Control registers contained in the OV5620. The device slave addresses for the OV5620 are 60 for write and 61 for read.

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                                                                                                                                              |
|------------------|------------------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00               | GAIN             | 00               | RW  | AGC Gain Control<br>Bit[7]: Reserved - must be set to "0"<br>Bit[6:0]: Gain setting<br>• Range: 1x to 16x<br>Gain = (Bit[6]+1) x (Bit[5]+1) x (Bit[4]+1) x (1+Bit[3:0]/16)<br>Note: Set COM8[2] = 0 to disable AGC.                                                                                                                      |
| 01               | BLUE             | 80               | RW  | Digital AWB Blue Gain Control<br>• Range: 0 to 4x ([00] to [FF])                                                                                                                                                                                                                                                                         |
| 02               | RED              | 80               | RW  | Digital AWB Red Gain Control<br>• Range: 0 to 4x ([00] to [FF])                                                                                                                                                                                                                                                                          |
| 03               | COM1             | 4A               | RW  | Common Control 1<br>Bit[7:6]: Dummy frame control<br>00: Not used<br>01: Allow 1 dummy frame<br>10: Allow 3 dummy frames<br>11: Allow 7 dummy frames<br>Bit[5:4]: Reserved<br>Bit[3:2]: Vertical window end line control 2 LSBs<br>Bit[1:0]: Vertical window start line control 2 LSBs                                                   |
| 04               | REG04            | 00               | RW  | Register 04         Bit[7]:       Horizontal mirror         Bit[6]:       Vertical flip         Bit[5:3]:       Reserved         Bit[2:0]:       AEC lower 3 bits – AEC[2:0]                                                                                                                                                             |
| 05-08            | RSVD             | ХХ               | -   | Reserved                                                                                                                                                                                                                                                                                                                                 |
| 09               | COM2             | 01               | RW  | Common Control 2<br>Bit[7:5]: Reserved<br>Bit[4]: Sleep mode enable<br>0: Normal mode<br>1: Sleep mode<br>Bit[3]: Reserved<br>Bit[2]: Pins PWDN and RESET_B used as SLVS and SLHS,<br>respectively<br>Bit[1:0]: Output drive current select<br>00: Weakest<br>01: Double capability<br>10: Double capability<br>11: Triple drive current |
| 0A               | PIDH             | 56               | R   | Product ID Number MSB (Read only)                                                                                                                                                                                                                                                                                                        |
| 0B               | PIDL             | 20               | R   | Product ID Number LSB (Read only)                                                                                                                                                                                                                                                                                                        |

| Table 11 | Device Control Register List (Sheet 1 of 9) |
|----------|---------------------------------------------|
|----------|---------------------------------------------|

# Table 11Device Control Register List (Sheet 2 of 9)

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W |                                                  | Description                                                                                                                                         |
|------------------|------------------|------------------|-----|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
|                  |                  |                  |     | Common Control<br>Bit[7]: Arra                   | 3<br>ay horizontal output size select                                                                                                               |
|                  |                  |                  |     | 0:                                               |                                                                                                                                                     |
|                  |                  |                  |     | 1:                                               | 1280, if in 1.3 Mpixel, QFMD, or HF mode; 864, if in<br>D1MD mode; otherwise, 2592                                                                  |
|                  |                  |                  |     | 0:                                               | skip 3, if COM4[5] = 1;<br>skip 4, if COM4[4] = 1;<br>skip 8, if COM4[3] = 1;<br>otherwis <mark>e</mark> , no s <mark>kip or full mode</mark>       |
|                  |                  |                  |     | 1:                                               | Skip 2, if in 1.3 Mpixel mode;<br>skip 3, if in D1MD mode;<br>skip 4, if in QFMD mode;<br>skip 8, if in HF mode;<br>otherwise, no skip or full mode |
|                  |                  |                  |     |                                                  | served                                                                                                                                              |
|                  |                  |                  |     |                                                  | mber of vertical blanking line select                                                                                                               |
|                  |                  |                  |     | 0:                                               | 24 lines, if in full mode;<br>16, if in 1.3 Mpixel, D1MD, QFMD, or HF mode<br>Full mode:                                                            |
|                  |                  |                  |     |                                                  | DMLN > 24: determined by DMLN<br>DMLN $\leq$ 24: 24 lines                                                                                           |
|                  |                  |                  |     |                                                  | 1.3 Mpixel/D1MD/QFMD/HF:<br>DMLN > 16: determined by DMLN                                                                                           |
| 0C               | СОМЗ             | 08               | RW  | <b>Note:</b> DMLN<br>(0x46)}                     | DMLN $\leq$ 16: 16 lines<br>is set by registers {DMLNH[7:0] (0x47), DMLNL[7:0]                                                                      |
|                  |                  |                  |     |                                                  | av vertical output size polost                                                                                                                      |
|                  |                  |                  |     | Bit[2]: Arra<br>0:                               | ay vertical output size select<br>Full mode: 1944<br>1.3 Mpixel: 960<br>D1MD: 600<br>QFMD: 480<br>HF: 240                                           |
|                  |                  |                  |     | 1:                                               | Output size determined by registers COM32[7:0] and COM30[5:4]                                                                                       |
|                  |                  |                  |     | Bit[1]: Nu                                       | Output size = 2 x {COM32[7:0], COM30[5:4]}<br>mber of horizontal blanking line select                                                               |
|                  |                  |                  |     | 0:                                               | Full mode:       660         1.3 Mpixel:       360         D1MD:       436         QFMD:       332         HF:       280                            |
|                  |                  |                  |     | 1:<br><b>Note:</b> EXCH <u>[</u><br>EXHCL[7:0] ( | Determined by register EXHC[11:0]<br>[11:0] is set by registers {REG2A[7:4] (0x2A),<br>(0x2B)}                                                      |
|                  |                  |                  |     |                                                  | ay horizontal output size select                                                                                                                    |
|                  |                  |                  |     | 0:                                               |                                                                                                                                                     |
|                  |                  |                  |     | 1:                                               | Output size is determined by COM31[7:0] and COM30[2:0]<br>Output size = 2 x {COM31[7:0], COM30[2:0]}                                                |
|                  |                  |                  |     |                                                  | $Output Size = 2 \times \{OOWS   [7.0], OOWS [2.0]\}$                                                                                               |

# Table 11Device Control Register List (Sheet 3 of 9)

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------|------------------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0D               | COM4             | 06               | RW  | Common Control 4<br>Bit[7:3]: Reserved<br>Bit[2]: Clock output power-down pin status<br>0: Tri-state data output pin at power-down<br>1: Data output pin hold at last status before<br>power-down<br>Bit[1]: Data output pin status selection at power-down<br>0: Tri-state data VSYNC, PCLK, HREF, and CHSYNC<br>pins upon power-down<br>1: VSYNC, PCLK, HREF, and CHSYNC pins hold on<br>last state before power-down<br>Bit[0]: Reserved |
| 0E               | COM5             | 01               | RW  | Common Control 5<br>Bit[7:0]: Reserved                                                                                                                                                                                                                                                                                                                                                                                                      |
| OF               | COM6             | 43               | RW  | Common Control 6<br>Bit[7:2]: Reserved<br>Bit[1]: Reset enable/disable when sensor working mode<br>changes<br>0: Sensor timing does not reset when mode changes<br>1: Sensor timing resets when mode changes<br>Bit[0]: Reserved                                                                                                                                                                                                            |
| 10               | AEC              | 63               | RW  | Automatic Exposure Control - AEC[10:3]<br>6 MSBs (AEC[16:11]) are in register REG45[5:0] and 3 LSBs (AEC[2:0])<br>are in register REG04[2:0]).<br>AEC[16:0] - Exposure time<br>$T_{EX} = t_{LINE} \times AEC[16:0]$<br>Note: The maximum exposure time is 1 frame period even if $T_{EX}$ is<br>longer than 1 frame period                                                                                                                  |
| 11               | CLKRC            | 00               | RW  | Clock Rate Control<br>Bit[7]: Reserved<br>Bit[6]: System clock divider enable<br>0: Clock from PLL output<br>1: Enable system clock divider<br>Bit[5:0]: Clock divider<br>If CLKRC[5:0] = 0, then CLK = PLL CLK / 2<br>If CLKRC[5:0] ≠ 0, then<br>CLK = PLL CLK / [(decimal value of CLKRC[5:0] + 1) x 2]                                                                                                                                   |



# Table 11 Device Control Register List (Sheet 4 of 9)

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------------|------------------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12               | COM7             | 00               | RW  | Common Control 7<br>Bit[7]: SRST<br>1: Initiates soft reset. All register are set to factory<br>default values after which the chip resumes normal<br>operation<br>Bit[6:3]: Resolution selection<br>0000: 5 Mpixel (full size) mode - no binning<br>0001: HF mode - 1:8 binning<br>0010: QFMD mode - 1:4 binning<br>0100: D1MD mode - 1:3 binning<br>1000: 1.3 Mpixel mode - 1:2 binning<br>Bit[2:0]: Reserved                                                                                          |
| 13               | COM8             | C7               | RW  | Common Control 8<br>Bit[7]: AEC speed selection<br>0: Normal<br>1: Faster AEC correction<br>Bit[6:3]: Reserved<br>Bit[2]: AGC auto/manual control selection<br>0: Manual<br>1: Auto<br>Bit[1]: AWB auto/manual control selection<br>0: Manual<br>1: Auto<br>Bit[0]: Exposure control<br>0: Manual<br>1: Auto                                                                                                                                                                                             |
| 14               | СОМ9             | 40               | RW  | Common Control 9<br>Bit[7:5]: AGC gain ceiling<br>000: 2x<br>001: 4x<br>010: 8x<br>011: 16x<br>100: Reserved<br>101: Reserved<br>110: Reserved<br>111: Reserved<br>Bit[4:3]: Reserved<br>Bit[2]: VSYNC drop option<br>0: VSYNC is always output<br>1: VSYNC is dropped if frame data is dropped<br>Bit[1]: Frame data drop<br>0: Disable data drop<br>1: Drop frame data if exposure is not within tolerance.<br>In AEC mode, data is normally dropped when data<br>is out of range.<br>Bit[0]: Reserved |

# Table 11Device Control Register List (Sheet 5 of 9)

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------|------------------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15               | COM10            | 00               | RW  | Common Control 10<br>Bit[7:6]: Reserved<br>Bit[5]: PCLK output selection<br>0: PCLK always output<br>1: PCLK output qualified by HREF<br>Bit[4]: PCLK edge selection<br>0: Data is updated at the failing edge of PCLK (user<br>can latch data at the next rising edge of PCLK)<br>1: Data is updated at the rising edge of PCLK (user can<br>latch data at the next falling edge of PCLK (user can<br>latch data at the next falling edge of PCLK)<br>Bit[3]: HREF output polarity<br>0: Output positive HREF<br>1: Output negative HREF, HREF negative for valid<br>data<br>Bit2]: Reserved<br>Bit[1]: VSYNC polarity<br>0: Positive<br>1: Negative<br>Bit[0]: HSYNC polarity<br>0: Positive<br>1: Negative |
| 16               | GREEN            | 80               | RW  | Digital AWB Green Gain Control <ul> <li>Range: 0 to 4x ([00] to [FF])</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 17               | HREFST           | 12               | RW  | Horizontal Window Start 8 MSBs (3 LSBs in REG32[2:0])<br>Bit[10:0]: Select beginning of horizontal window, each LSB<br>represents two pixels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 18               | HREFEND          | B4<br>in 1.3 Mp  | RW  | Horizontal Window End 8 MSBs (3 LSBs in REG32[5:3]<br>Bit[10:0]: Select end of horizontal window, each LSB represents<br>two pixels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 19               | VSTRT            | 01<br>in 1.3 Mp  | RW  | Vertical Window Line Start 8 MSBs (2 LSBs in register COM1[1:0])<br>Bit[9:0]: Selects the start of the vertical window, each LSB<br>represents two scan lines.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1A               | VEND             | F4<br>in 1.3 Mp  | RW  | Vertical Window Line End 8 MSBs (2 LSBs in register COM1[3:2])<br>Bit[9:0]: Selects the end of the vertical window, each LSB<br>represents two scan lines.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1B               | PSHFT            | 00               | RW  | Pixel Shift<br>Bit[7:0]: Pixel delay count - provides a method to fine tune the<br>output timing of the pixel data relative to the HREF pulse.<br>It physically shifts the video data output time in units of<br>pixel clock counts. The largest delay count is [FF] and is<br>equal to 255 x PCLK.                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1C               | MIDH             | 7F               | R   | Manufacturer ID Byte – High (Read only = 0x7F)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1D               | MIDL             | A2               | R   | Manufacturer ID Byte – Low (Read only = 0xA2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1E-23            | RSVD             | XX               | -   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



# Table 11 Device Control Register List (Sheet 6 of 9)

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                                                                                                                                                                   |
|------------------|------------------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24               | AEW              | 78               | RW  | Luminance Signal High Range for AEC/AGC operation<br>AEC/AGC value decreases in auto mode when average luminance is<br>greater than AEW[7:0]                                                                                                                                                                                                                  |
| 25               | AEB              | 68               | RW  | Luminance Signal Low Range for AEC/AGC operation<br>AEC/AGC value increases in auto mode when average luminance is<br>less than AEB[7:0]                                                                                                                                                                                                                      |
| 26               | VV               | D4               | RW  | Fast Mode Large Step Range Thresholds - effective only in AEC/AGC<br>fast mode<br>Bit[7:4]: High threshold<br>Bit[3:0]: Low threshold<br>AEC/AGC may change in larger steps when luminance average is<br>greater than VV[7:4] or less than VV[3:0]                                                                                                            |
| 27-29            | RSVD             | XX               | -   | Reserved                                                                                                                                                                                                                                                                                                                                                      |
| 2A               | REG2A            | 00               | RW  | Register 2A<br>Bit[7:4]: 4 MSBs of EXHC (8 LSBs in register EXHCL[7:0])<br>Bit[3:2]: HSYNC timing end point adjustment 2 MSBs<br>Bit[1:0]: HSYNC timing start point adjustment 2 MSBs                                                                                                                                                                         |
| 2B               | EXHCL            | 00               | RW  | 8 LSBs of EXHC - pixel count in horizontal blank (valid only when COM3[1] = 1)                                                                                                                                                                                                                                                                                |
| 2C               | RSVD             | XX               | -   | Reserved                                                                                                                                                                                                                                                                                                                                                      |
| 2D               | ADDVSL           | 00               | RW  | VSYNC Pulse Width 8 LSBs<br>Bit[7:0]: Line periods added to VSYNC width. Default VSYNC<br>output width is 4 x t <sub>line</sub> . Each LSB count will add 1 x t <sub>line</sub><br>to the VSYNC active period.                                                                                                                                                |
| 2E               | ADDVSH           | 00               | RW  | VSYNC Pulse Width 8 MSBs<br>Bit[7:0]: Line periods added to VSYNC width. Default VSYNC<br>output width is 4 x t <sub>line</sub> . Each MSB count will add<br>256 x t <sub>line</sub> to the VSYNC active period.                                                                                                                                              |
| 2F               | YAVG             | 00               | RW  | Luminance Average - this register will auto update                                                                                                                                                                                                                                                                                                            |
| 30               | HSDY             | 08               | RW  | HSYNC Position and Width Start 8 LSBs<br>This register and register REG2A[1:0] define the HSYNC start position.<br>Each LSB will shift HSYNC starting point by a 2 pixel period.                                                                                                                                                                              |
| 31               | HEDY             | 30               | RW  | HSYNC Position and Width End 8 LSBs<br>This register and register REG2A[3:2] define the HSYNC end position.<br>Each LSB will shift HSYNC end point by a 2 pixel period.                                                                                                                                                                                       |
| 32               | REG32            | 00<br>in 1.3 Mp  | RW  | Register 32         Bit[7:6]:       Pixel clock divide option         00:       No effect on PCLK         01:       No effect on PCLK         10:       PCLK frequency divide by 2         11:       PCLK frequency divide by 4         Bit[5:3]:       Horizontal window end position 3 LSBs         Bit[2:0]:       Horizontal window start position 3 LSBs |

# Table 11 Device Control Register List (Sheet 7 of 9)

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                 |
|------------------|------------------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 33-44            | RSVD             | XX               | -   | Reserved                                                                                                                                                                                                    |
| 45               | REG45            | 00               | RW  | Register 45<br>Bit[7:6]: AGC[9:8], AGC 2 MSBs<br>Bit[5:0]: AEC[15:10], AEC 6 MSBs                                                                                                                           |
| 46               | DMLNL            | 00               | RW  | Number of Vertical Blanking Lines LSBs                                                                                                                                                                      |
| 47               | DMLNH            | 00               | RW  | Number of Vertical Blanking Lines MSBs                                                                                                                                                                      |
| 48               | ZOOMSL           | 00               | RW  | Common Control 19<br>Bit[7:2]: Reserved<br>Bit[1:0]: Zoom mode vertical start window 2 LSBs (see register<br>ZOOMSH[7:0] (0x49) for 8 MSBs)                                                                 |
| 49               | ZOOMSH           | 00               | RW  | Zoom Mode Vertical Window Start Point 8 MSBs                                                                                                                                                                |
| 4A-5E            | RSVD             | XX               | -   | Reserved                                                                                                                                                                                                    |
| 5F               | COM30            | 00               | RW  | Common Control 30<br>Bit[7:6]: Reserved<br>Bit[5:4]: Array vertical output size (valid only when COM3[2] = 1)<br>Bit[3]: Reserved<br>Bit[2:0]: Array hoizontal output size (valid only when<br>COM3[0] = 1) |
| 60               | COM31            | 00               | RW  | Common Control 31<br>Bit[7:0]: Array horizontal output size (valid only when<br>COM3[0] = 1)                                                                                                                |
| 61               | COM32            | 00               | RW  | Common Control 32<br>Bit[7:0]: Array vertical output size (valid only when COM3[2] = 1)                                                                                                                     |
| 62               | RSVD             | XX               | -   | Reserved                                                                                                                                                                                                    |
| 63               | COM34            | 00               | RW  | Common Control 34<br>Bit[7]: Reserved<br>Bit[6]: De-noise enable<br>0: Disable<br>1: Enable<br>Bit[5]: Strength of de-noise select<br>0: DNSTH x 1<br>1: DNSTH x 4<br>Bit[4:0]: De-noise threshold setting  |
| 64-7F            | RSVD             | xx               | _   | Reserved                                                                                                                                                                                                    |
|                  |                  |                  |     |                                                                                                                                                                                                             |

# Table 11 Device Control Register List (Sheet 8 of 9)

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------------|------------------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 80               | DSPEN            | 01               | RW  | DSP Function Enable Control<br>Bit[7:5]: Reserved<br>Bit[4]: Color bar enable<br>0: Disable<br>1: Enable<br>Bit[3:2]: Reserved<br>Bit[1]: Raw data output select<br>0: Raw data after CIP<br>1: Raw data before CIP<br>Bit[0]: New CIP enable<br>0: Disable<br>1: Enable                                                                                                                                                                 |
| 81               | DSP01            | 00               | RW  | DSP01<br>Bit[7:4]: Reserved<br>Bit[3]: WBC delay option when DSP01[1] and DSP01[2] are<br>disabled<br>0: Do not delay<br>1: Delay output<br>Bit[2]: Black pixel canceling enable<br>0: Disable<br>1: Enable<br>Bit[1]: White pixel canceling enable<br>0: Disable<br>1: Enable<br>Bit[0]: White and black pixel canceling enable<br>0: Disable<br>1: Enable<br>Bit[0]: White and black pixel canceling enable<br>0: Disable<br>1: Enable |
| 82               | RSVD             | XX               | 1   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 83               | DGCTRL           | 80               | RW  | Digital Gain Control<br>Bit[7:2]: Reserved<br>Bit[1:0]: Digital gain select<br>00: 1x<br>01: 2x<br>10: 4x<br>11: 4x                                                                                                                                                                                                                                                                                                                      |
| 84               | AWBBIAS          | 00               | RW  | AWB Gain Bias Setting                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 85               | DSPCTRL          | 00               | RW  | DSP Control<br>Bit[7:0]: Reserved                                                                                                                                                                                                                                                                                                                                                                                                        |
| 86-88            | RSVD             | XX               | -   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 89               | DSP09            | 29               | RW  | DSP09<br>Bit[7:6]: Reserved<br>Bit[5]: AWB gain enable<br>0: Disable<br>1: Enable<br>Bit[4:0]: Reserved                                                                                                                                                                                                                                                                                                                                  |

# Table 11 Device Control Register List (Sheet 9 of 9)

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W      | Description                                                                                                                                     |
|------------------|------------------|------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 8A               | RSVD             | XX               | _        | Reserved                                                                                                                                        |
| 8B               | DSP0B            | 1F               | RW       | DSP0B<br>Bit[7:6]: Reserved<br>Bit[5]: Gamma enable<br>0: Disable<br>1: Enable<br>Bit[4:0]: Reserved                                            |
| 8C-A7            | RSVD             | XX               | -        | Reserved                                                                                                                                        |
| A8               | BOTLMT           | 10               | RW       | Pixel Value Lower Limit                                                                                                                         |
| A9               | TOPLMT           | F0               | RW       | Pixel Value Upper Limit                                                                                                                         |
| AA-B7            | RSVD             | XX               | -        | Reserved                                                                                                                                        |
| B8               | REDLMT           | F0               | RW       | Red Gain Limit<br>Bit[7:4]: Red gain upper limit<br>Value = bit[7:4] x 16 + 15<br>Bit[3:0]: Red gain lower limit<br>Value = bit[3:0] x 16       |
| В9               | GREENLMT         | F0               | RW       | Green Gain Limit<br>Bit[7:4]: Green gain upper limit<br>Value = bit[7:4] x 16 + 15<br>Bit[3:0]: Green gain lower limit<br>Value = bit[3:0] x 16 |
| ВА               | BLUELMT          | F0               | RW       | Blue Gain Limit<br>Bit[7:4]: Blue gain upper limit<br>Value = bit[7:4] x 16 + 15<br>Bit[3:0]: Blue gain lower limit<br>Value = bit[3:0] x 16    |
| BB-F6            | RSVD             | ХХ               | -        | Reserved                                                                                                                                        |
| NOTE: All        | other registers  | are factory-re   | eserved. | Please contact OmniVision Technologies for reference register settings.                                                                         |

# Package Specifications

The OV5620 uses a 48-pin ceramic package. Refer to Figure 18 for package information and Figure 19 for the array center on the chip.

#### Figure 18 OV5620 Package Specifications



**note 1** all exposed metallized areas shall be gold-plated 0.50 μm min. thk. over nickel plate unless otherwise specified in purchase order.

**note 2** seal area and die attach area shall be without metallization.

5620CLCC\_DS\_018

#### Table 12 OV5620 Package Dimensions

| Dimensions                        | Millimeters (mm)       | Inches (in.)          |  |  |
|-----------------------------------|------------------------|-----------------------|--|--|
| Package size                      | 14.22 +0.30 / -0.13 SQ | .560 +.012 /005 SQ    |  |  |
| Package height                    | 2.23 <u>+</u> 0.28     | .088 <u>+</u> .011    |  |  |
| Substrate base height             | 0.51 <u>+</u> 0.05     | .020 <u>+</u> .002    |  |  |
| Cavity size                       | 10.62 <u>+</u> 0.13 SQ | .418 <u>+</u> .005 SQ |  |  |
| Castellation height               | 1.14 <u>+</u> 0.14     | .045 <u>+</u> .006    |  |  |
| Pin #1 pad size                   | 0.51 x 2.16            | .020 x .085           |  |  |
| Pad size                          | 0.51 x 1.02            | .020 x .040           |  |  |
| Pad pitch                         | 1.02 <u>+</u> 0.18     | .040 <u>+</u> .003    |  |  |
| Package edge to first lead center | 1.52 +0.26 / -0.13     | .06 +.010 /005        |  |  |
| End-to-end pad center-center      | 11.18 <u>+</u> 0.13    | .440 <u>+</u> .005    |  |  |
| Glass size                        | 13.6 <u>+</u> 0.1 SQ   | .535 <u>+</u> .004 SQ |  |  |
| Glass height                      | 0.55 <u>+</u> 0.05     | .022 <u>+</u> .002    |  |  |
| Die thickness                     | 0.733 <u>+</u> 0.015   | .029 <u>+</u> .001    |  |  |
| Top of glass to image plane       | 0.95 <u>+</u> 0.18     | .037 <u>+</u> .007    |  |  |
| Substrate height                  | 1.65 <u>+</u> 0.18     | .065 <u>+</u> .007    |  |  |

#### **Sensor Array Center**

#### Figure 19 OV5620 Sensor Array Center



# **IR Reflow Ramp Rate Requirements**

#### **OV5620 Lead-Free Packaged Devices**



Note: For OVT devices that are lead-free, all part marking letters are lower case.



#### Table 13 Reflow Conditions

| Condition                            | Exposure                               |
|--------------------------------------|----------------------------------------|
| Average ramp-up rate (30°C to 217°C) | Less than 3°C per second               |
| > 100°C                              | Between 330 - 600 seconds              |
| > 150°C                              | At least 210 seconds                   |
| > 217°C                              | At least 30 seconds (30 ~ 120 seconds) |
| Peak temperature                     | 245°C                                  |
| Cool-down rate (peak to 50°C)        | Less than 6°C per second               |
| Time from 30°C to 245°C              | No greater than 390 seconds            |

# Note:

- All information shown herein is current as of the revision and publication date. Please refer to the OmniVision web site (<u>http://www.ovt.com</u>) to obtain the current versions of all documentation.
- OmniVision Technologies, Inc. reserves the right to make changes to their products or to discontinue any product or service without further notice (It is advisable to obtain current product documentation prior to placing orders).
- Reproduction of information in OmniVision product documentation and specifications is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. In such cases, OmniVision is not responsible or liable for any information reproduced.
- This document is provided with no warranties whatsoever, including any warranty of merchantability, non-infringement, fitness for any particular purpose, or any warranty otherwise arising out of any proposal, specification or sample. Furthermore, OmniVision Technologies Inc. disclaims all liability, including liability for infringement of any proprietary rights, relating to use of information in this document. No license, expressed or implied, by estoppels or otherwise, to any intellectual property rights is granted herein.
- 'OmniVision', 'VarioPixel', and the OmniVision logo are registered trademarks of OmniVision Technologies, Inc. 'CameraChip' and 'OmniPixel2' are trademarks of OmniVision Technologies, Inc. All other trade, product or service names referenced in this release may be trademarks or registered trademarks of their respective holders. Third-party brands, names, and trademarks are the property of their respective owners.

For further information, please feel free to contact OmniVision at info@ovt.com.

OmniVision Technologies, Inc. 1341 Orleans Drive Sunnyvale, CA USA (408) 542-3000





# **REVISION CHANGE LIST**

**Document Title:** OV5620 (CLCC) Datasheet

Version: 1.0

# **DESCRIPTION OF CHANGES**

• Initial Release



# **REVISION CHANGE LIST**

**Document Title:** OV5620 (CLCC) Datasheet

Version: 1.1

# **DESCRIPTION OF CHANGES**

The following changes were made to version 1.0:

- Under Features on page 1, deleted (previously 11th) bulleted item "Vertical VarioPixel<sup>®</sup> (binning) 1:2, 1:3
- Under Featuress on page 1, changed 10th bulleted item from "Horizontal VarioPixel<sup>®</sup> (binning) 1:2, 1:3, 1:4, 1:8" to "VarioPixel<sup>®</sup> (binning) 1:2, 1:3, 1:4"
- Under Features on page 1, changed 11th bulleted item from "Vertical skip 1:2, 1:3, 1:4, 1:8" to "Subsampling (skip) 1:2, 1:3, 1:4, 1:8"
- Moved section title "Horizontal VarioPixel/Binning 1:2, 1:3" to page 4 and changed it to "VarioPixel (Binning) 1:2, 1:3, 1:4"
- On page 4, deleted section title "Vertical VarioPixel/Binning 1:2, 1:3"
- On page 4, deleted "Horizontal 1:2 Skip" figure (previously Figure 8)
- Under General Description on page 1, changed the second line in the second paragraph from "...can also output 864 x 648 ..." to "...can also output 864 x 600 ..."
- Under Key Specifications on page 1, changed Digital Power Supply specification from "1.2V ± 5%" to "1.3V ± 5%"
- Under Key Specifications on page 1, changed Standby Power Requirements from "<10  $\mu A$  " to "250  $\mu A$  "
- Under Key Specifications on page 1, corrected Shutter specification from "Electronic rolling shutter, snapshort" to "Electronic rolling shutter, snapshot"
- Under Key Specifications on page 1, changed specification for Lens Chief Ray Angle from "TBD" to "12.5°"
- Under Key Specifications on page 1, changed Max Image Transfer Rate parameter from "SXGA" to "1.3 Mpixel", from "D1" to "D1MD", and from "HF" to "QVGA"
- In Figure 1 on page 1, changed OV5620 chip so that pin 1 is down
- Under Gain Control subsection on page 3, changed the last line from "The gain adjustment range 0-42 dB" to "The gain adjustment range is 0-24 dB"
- On page 4, deleted section title "Vertical Skip 1:2, 1:3, 1:4, 1:8"
- On page 4, deleted "Vertical 1:2 Skip" figure (previously Figure 9), "Vertical 1:3 Skip" figure (previously Figure 10), "Vertical 1:4 Skip" figure (previously Figure 11), and "Vertical 1:8 Skip" figure (previously Figure 12)
- On page 4, added Figure 8 "Horizontal 1:4 Average (Binning)" and Figure 9 "Vertical 1:4 Average (Binning)"
- Under Frame Rate Adjust on page 5, changed first line from "The OV5620 offers three methods ..." to "The OV5620 offers four methods ..."



- Under Frame Rate Adjust on page 5, changed the last line of the first bulleted item from "... of the input clock rate" to "... of the PLL output clock"
- Under Frame Rate Adjust on page 5, changed first line of the second bulleted item from "By adding a dummy pixel timing in …" to "By changing horizontal blank timing in …"
- Under Frame Rate Adjust on page 5, added "... or after the active lines (see "DMLNL" on page 21 and "DMLNH" on page 21")" to first line of third bulleted item
- Under Frame Rate Adjust on page 5, added a fourth bulleted item of "PLL control: Supports more flexible clock control"
- In the Notes for Figure 10 on page 5, changed note 2 from " $T_{line} = 3000 \text{ x } T_{clk}$  (QSXGA);  $T_{line} = 1632 \text{ x } T_{clk}$  (SXGA)" to " $T_{line} = 3252 \text{ x } T_{clk}$  (QSXGA);  $T_{line} = 1640 \text{ x } T_{clk}$  (1.3 Mpixel)"
- In the Notes for Figure 10 on page 5, changed note 3 from " $T_{frame} = 2000 \text{ x } T_{line} \text{ (QSXGA)}; T_{frame} = 980 \text{ x } T_{line} \text{ (SXGA)}$ " to " $T_{frame} = 1968 \text{ x } T_{line} \text{ (QSXGA)}; T_{frame} = 976 \text{ x } T_{line} \text{ (1.3 Mpixel)}$ "
- Under Power Down Mode on page 5, changed first line of the first bulleted item from "... high (+3.3VDC)..." to "... high (DOVDD)..."
- Under Power Down Mode on page 5, changed last line of the second bulleted item from "The current draw is less than 10  $\mu$ A in this standby mode" to "The current draw is less than 250  $\mu$ A in this standby mode"
- In Line/Pixel Timing section on page 6, changed the last paragraph from "The specification shown in Table 8 apply for DVDD = +1.2 V, …" to "The specification shown in Table 8 apply for DVDD = +1.3 V, …"
- In Table 2 on page 7, changed description of pin 1 from "Power for I/O circuit (1.8V to 3.3V)" to "Power for I/O circuit (1.7V to 3.3V)"
- In Table 2 on page 7, deleted "(1.8V to 3.3V)" from the description of pin 28
- In Table 2 on page 8, changed description of pin 33 from "... or digital power (1.2V)" to "... or digital power (1.3V)"
- In Table 4 on page 9, changed Min, Typ, and Max for Supply voltage (DVDD) (V<sub>DD3</sub>) from "1.14", "1.2", and "1.26" to "1.24", "1.3", and "1.37", respectively
- In Figure 16 on page 13, added callout for V<sub>SYNC</sub> and changed Note 4
- In Table 9 on page 13, added columns for VB2, V<sub>SYNC</sub>, VB1, HB1, and HB2
- In Table 9 on page 13, changed Formats "XGA" and "AFMD" to "1.3Mpixel" and "HF", respectively
- In Table 9 on page 13, changed Frame Rate of HF (previously AFMD) from "60" to "120"
- In Figure 17 on page 14, deleted "t<sub>dhv</sub>"
- In Table 10 on page 14, deleted rows for "tvs" and "tdhv"
- In Table 10 on page 14, changed Typ for tline from "3000 (QSXGA)" to "3252 (QSXGA)"
- In Table 10 on page 14, deleted Max for tdfvf and added Typ spec of "8"



- In Table 10 on page 14, changed Typ for tdvh from "18268 (QSXGA)" to "17 (QSXGA)" and changed Unit from "tp" to "tline"
- In Table 10 on page 14, changed Max for tdes from "2500 (QSXGA)" to "230 (QSXGA)"
- In Table 11 on page 15. changed description of register GAIN (0x00) from: AGC Gain Control

```
Bit[7:0]: Gain setting

• Range: 1x to 32x
```

```
Gain = (Bit[7]+1) x (Bit[6]+1) x (Bit[5]+1) x (Bit[4]+1) x (1+Bit[3:0]/16)
```

```
Note: Set COM8[2] = 0 to disable AGC.
```

to:

```
AGC Gain Control
```

```
Bit[7]: Reserved - must be set to "0"
```

Bit[6:0]: Gain setting

```
    Range: 1x to 16x
```

Gain = (Bit[6]+1) x (Bit[5]+1) x (Bit[4]+1) x (1+Bit[3:0]/16) *Note:* Set COM8[2] = 0 to disable AGC.

- In Table 11 on page 15, changed description of register BLUE (0x01) from "Range: 0 to 4x ([00] to [44])" to "Range: 0 to 4x ([00] to [FF])"
- In Table 11 on page 15, changed description of register RED (0x02) from "Range: 0 to 4x ([00] to [44])" to "Range: 0 to 4x ([00] to [FF])"
- In Table 11 on page 16, changed description for register bit COM3[7] from: Bit[7]: Array horizontal output size select (excluding crop mode)

to:

to:

Bit[6]:

Bit[7]: Array horizontal output size select

 In Table 11 on page 16, changed description for register bit COM3[6] from: Bit[6]: Array vertical skip mode select (excluding crop mode)

```
Array vertical skip mode select (excluding crop mode)
O: Skip 2 (output size = 960), if COM4[6] = 1;
skip 3 (output size = 600), if COM4[5] = 1;
skip 4 (output size = 480), if COM4[3] = 1;
otherwise, no skip or full mode (output size = 1944)
1: Skip 2 (output size = 960), if in XGA mode;
skip 3 (output size = 600), if in D1MD mode;
skip 4 (output size = 480), if in QFMD mode;
skip 8 (output size = 240), if in AFMD mode;
otherwise, no skip or full mode (output size = 1944)
Array vertical skip mode select
O: Skip 2, if COM4[6] = 1;
skip 3, if COM4[5] = 1;
otherwise, if com4[5] = 1;
```

skip 3, if COM4[5] = 1; skip 4, if COM4[4] = 1; skip 8, if COM4[3] = 1; otherwise, no skip or full mode
Skip 2, if in 1.3 Mpixel mode; skip 3, if in D1MD mode; skip 4, if in QFMD mode; skip 8, if in HF mode; otherwise, no skip or full mode



In Table 11 on page 16, changed description for register bit COM3[3] from:

Bit[3]: Number of vertical blanking line select (excluding crop mode)

- 24 lines, if in full mode; 0:
  - 16, if in XGA, D1MD, QFMD, or AFMD mode
- 24 lines, if in full mode; less than 24lines, if register DMLN is less than 24; otherwise, number 1: of blanking lines is determined by register DMLN
- 16 lines, if in XGA, D1MD, QFMD, or AFMD mode;

to:

- Bit[3]: Number of vertical blanking line select
  - 0:

0:

1:

- 24 lines, if in full mode; 16, if in 1.3 Mpixel, D1MD, QFMD, or HF mode
- 1: Full mode:
  - DMLN > 24: determined by DMLN
  - DMLN < 24: 24 lines
  - 1.3Mpixel/D1MD/QFMD/HF:
  - DMLN > 16: determined by DMLN
  - DMLN <u><</u> 16: 16 lines
- In Table 11 on page 16, changed description for register bit COM3[2] from:
  - Bit[2]: Array vertical output size select (excluding crop mode)
    - 0: 1944, if in full mode; 960, if in XGA mode; 600, if in D1MD mode; 480, if in QFMD mode; 240, if in AFMD mode
    - Output size determined by registers COM32[7:0] and COM30[5:4] 1: Output size = 2 x {COM32[7:0], COM30[5:4]}

to:

- Bit[2]: Array vertical output size select
  - Full mode: 1944
  - 1.3 Mpixel: 960
  - D1MD: 600
  - QFMD: 480
  - HF: 240
  - Output size determined by registers COM32[7:0] and COM30[5:4]
  - Output size = 2 x {COM32[7:0], COM30[5:4]}
- In Table 11 on page 16, changed description for register bit COM3[1] from:
  - Bit[1]: Number of horizontal blanking line select (excluding crop mode)
    - 660, if in full mode; 360, if in XGA mode; 436, if in D1MD mode; 280, if in AFMD mode 0:
    - Determined by register EXHC[11:0] 1:

to:

Bit[1]: Number of horizontal blanking line select

| 0: | Full mode:  | 660 |
|----|-------------|-----|
|    | 1.3 Mpixel: | 360 |
|    | D1MD:       | 436 |
|    | QFMD:       | 332 |
|    | HF:         | 280 |

- HF:
- 1: Determined by register EXHC[11:0]

less than 16 lines, if register DMLN is less than 16; otherwise, number of blanking lines is determined by DMLN



• In Table 11 on page 16, changed description for register bit COM3[0] from:

Bit[0]: Array horizontal output size select (excluding crop mode)

- 0: 1944, if in full mode; 960, if in XGA mode; 600, if in D1MD mode; 480, if in QFMD mode; 240, if in AFMD mode
- 1: Output size is determined by COM31[7:0] and COM30[2:0] Output size = 2 x {COM31[7:0], COM30[2:0]}

to:

Bit[0]: Array horizontal output size select

- Full mode: 1944
- 1.3 Mpixel: 960
- D1MD: 600
- QFMD: 480
- HF: 240
- 1: Output size is determined by COM31[7:0] and COM30[2:0]
  - Output size = 2 x {COM31[7:0], COM30[2:0]}
- In Table 11 on page 18, changed description of register bits COM9[7:5] (0x14) from:
  - Bit[7:5]: AGC gain ceiling

0.

- 000: 2x
- 001: 4x
- 010: 8x
- 011: 16x
- 100: 32x
- 101: Reserved
- 110: Reserved
- 111: Reserved

to:

- Bit[7:5]: AGC gain ceiling
  - 000: 2x
  - 001: 4x
  - 010: 8x
  - 011: 16x
  - 100: Reserved
  - 101: Reserved
  - 110: Reserved
  - 111: Reserved
- In Table 11 on page 20, added "- pixel count in horizontal blank valid only when Reg0C[1] = 1" to description of register EXHCL (0x2B)
- In Table 11 on page 20, changed description for register ADDVSL[7:0] from:

VSYNC Pulse Width 8 LSBs

Bit[7:0]: Line periods added to VSYNC width. Default VSYNC output width is  $2 \times t_{line}$ . Each LSB count will add  $1 \times t_{line}$  to the VSYNC active period.

to:

#### VSYNC Pulse Width 8 LSBs

Bit[7:0]: Line periods added to VSYNC width. Default VSYNC output width is 4 x t<sub>line</sub>. Each LSB count will add 1 x t<sub>line</sub> to the VSYNC active period.

- In Table 11 on page 21, deleted row for register ZOOMW (0x34)
- In Table 11 on page 21, changed addresses for RSVD from "35-44" to "34-44"
- In Table 11 on page 22, changed description of register bit DSPEN[7] (0x80) to "Reserved"
- In Table 11 on page 23, changed address for RSVD row from "BB-DF" to "BB-F6"
- In Table 11 on page 23, deleted rows for registers E0 to F6
- In Figure 19 on page 25, changed orientation of OV5620 chip so pin 1 is down



# **REVISION CHANGE LIST**

**Document Title:** 

OV5620 (CLCC) Datasheet

Version: 1.2

# **DESCRIPTION OF CHANGES**

The following changes were made to version 1.1:

- Under Key Specifications on page 1, changed specification for Active Power Requirements from "TBD" to "75 mA"
- Under Key Specifications on page 1, changed specification for Standby Power Requirements from "250  $\mu$ A" to "350  $\mu$ A"
- In Table 4 on page 9, changed description of V<sub>DD1</sub> from "Supply voltage (RVDD, EVDD, PVDD, AVDD, SVDD)" to "Supply voltage (EVDD, PVDD, AVDD, SVDD)"
- In Table 4 on page 9, changed description of V<sub>DD3</sub> from "Supply voltage (DVDD)" to "Supply voltage (RVDD)"
- In Table 4 on page 9, changed Min, Typ, and Max for V<sub>DD3</sub> from "1.24", "1.3", and "1.37" to "1.7", "2.8", and "3.3", respectively
- In Table 4 on page 9, changed Typ for V<sub>DD1</sub>, V<sub>DD2</sub>, and V<sub>DD3</sub> from "TBD", "TBD", and "TBD" to "45 (30<sup>a</sup>)", "10 (35<sup>a</sup>)", and "20 (10<sup>a</sup>)", respectively
- In Table 4 on page 9, added table footnote "a"



# **REVISION CHANGE LIST**

**Document Title:** 

OV5620 (CLCC) Datasheet

Version: 1.3

# **DESCRIPTION OF CHANGES**

The following changes were made to version 1.2:

- Under Key Specifications on page 1, changed specification for Dark Current from "TBD" to "3 mV/sec @ 60°C"
- Under Key Specifications on page 1, changed specification for Fixed Pattern Noise from "TBD" to "< 1% of V<sub>PEAK-TO-PEAK</sub>"